# **DAILY ASSESSMENT REPORT**

| Date:                 | 04 June 2020                     | Name:               | Kishan shetty               |
|-----------------------|----------------------------------|---------------------|-----------------------------|
| Course:               | DIGITAL DESIGN USING HDL         | USN:                | 4AL17EC041                  |
| Topic:                | Hardware modelling using Verilog | Semester & Section: | 6 <sup>th</sup> sem & A sec |
| GitHub<br>Repository: | Kishanshetty-041                 |                     |                             |

#### FORENOON SESSION DETAILS

# **Objective of Hardware Modeling**

- Learn about the Verilog hardware description language.
- Understand the difference between behavioral and structural design styles.
- Learn to write test benches and analyze simulation results.
- Learn to model combinational and sequential circuits,
- Distinguish between good and bad coding practices.
- Case studies with some complex designs.

### **VLSI Design Process**

- Design complexity increasing rapidly
- Increased size and complexity
- Fabrication technology improving
- CAD tools are essential
- Conflicting requirements like area, speed, and energy consumption
- The present trend
- Standardize the design flow
- Emphasis on low-power design, and increased performance

#### Moore's Law

- Exponential growth
- Design complexity increases rapidly
- Automated tools are essential
- Must follow well defined design flow

Need to use Computer Aided Design (CAD) tools.

- Hardware Description Language (HDL)
- Based on HDL provide formats for representing the outputs of various design steps
- A CAD tool transforms its HDL input into a HDL output that contains more detailed information about the hardware.
  - ☐ Behavioral level to register transfer level
  - ☐ Register transfer level to gate level
  - ☐ Gate level to transistor level
  - ☐ Transistor to the layout

### **Task**

Implement a simple T Flipflop and test the module using a compiler.

```
module t_ff (t,q,clk);
input t,clk;
output reg q = 0;
always @ (posedge clk)
begin
if (t==1)
begin
q=\sim q;
end
else
begin
q=q;
end
end
end
```

| Date:             | 04/06/2020                                                     | Name:              | Kishan shetty |
|-------------------|----------------------------------------------------------------|--------------------|---------------|
| Course:           | The Python Mega<br>Course: Build 10 Real<br>World Applications | USN:               | 4AL17EC041    |
| Topic:            | Application 8: Build a<br>Web-based Financial<br>Graph         | Semester & Section | 6 th 'A'      |
| Github Repository | Kishanshetty-041                                               |                    |               |

## Image of session

```
Tile Edit Selection View Go Run Terminal Help
                                               appApy × Frustiment H Procise
0
                                    My_Websie > ♦ app4py

i from flask import Flask,render_template

?
      V OPEN EDITORS
                                                   @upp.route('/plot/')

    plot.html My_Website/sempletes
    layout.html My_Website/sempletes

        ~ My_Website
                                                               import datetime from bokeh.plotting import figure, show, output_file.
                                                              from bokeh umbed import components
from bokeh resources import CDN
         © about html
                                                             start_time = datetime.datetime(2020,1,1)
end_time = datetime.datetime(2020,6,3)
         • арр4.ру
                                                             df = data.DataReader(name = Company_tickername, data_source = "yahoo", start = start_time, end = end_time)
                                                                 value = "Increase"
wllf c < o:
                                                   PROBLEMS OUTPUT TERMINAL DEBUG-CONSOLE
                                                                                                                                                                     1: powershell
                                                                                                                                                                                             - + m a ^ ×
         O pyvenv.dg
                                                                 https://shastry.herokuapp.com/ deployed to Heroku
                                                  reacts:
reacts: Verifying doploy... done.
In https://git.heroku.com/shastry.git
6499a5c.3c5skc2 master > master
95 D.\udemy.gycodes\ApptVMy.lebsits> heroku open
95 D.\udemy.gycodes\ApptVMy.lebsits>
      > TIMELINE
                                                                                                                                                                    Ln 17, Col 30 Spaces: A UTF-8 CRLF Python 👂 😃
```

## Application 8: Build a Web-based Financial Graph

- Python script to plot stock market data using bokeh library and deploy the bokeh plot to a live website
- . A ticker symbol or stock symbol is an abbreviation used to uniquely identify publicly traded shares of a particular stock on a particular stock market. A stock symbol may consist of letters, numbers or a combination of both. "Ticker symbol" refers to the symbols that were printed on the ticker tape of a ticker tape machine.
- Some of the examples are:
  - NYSE (New York Stock Exchange) uses the ticker symbol with 3 letters or few such as
     'NYT' for the New York Times Co. or 'T' for AT&T.
  - Symbols with 4 or more letters generally denote securities traded on the American stock exchange and NASDAQ.
  - Those ending in 'X' indicate mutual funds.
  - There are also certain symbols that denote specific status or type of security say, tickers ending in 'Q' indicate issuers which are under bankruptcy and letter 'Y' denotes security is an ADR.

